

# Solution Processed Top-Gate High-Performance Organic Transistor Nonvolatile Memory With Separated Molecular Microdomains Floating-Gate

Chao Wu, Wei Wang, and Junfeng Song

Abstract—In this letter, a top-gate high-performance floating-gate organic field-effect transistor nonvolatile memory (FG-OFET-NVM), where the four-layer stacked core architecture is processed by a successive solution spin-coating method, is demonstrated. The floatinggate layer is prepared by spin-coating from a blend solution consisting of poly(styrene) (PS) and 6,13bis(triisopropylsilylethynyl)pentacene (TIPS-Pen). As a result of phase separation, TIPS-Pen aggregates and forms many separated microdomains, which uniformly distribute in the matrix of PS as the charge-trapping sites. The optimal FG-OFET-NVM exhibits excellent memory characteristics, with a large memory window of 26 V, a desired reading voltage of 0 V, a memory ON/OFF ratio larger than 3500, programming/erasing switching endurance over 500 cycles, and good charge-storage retention with a memory ON/OFF ratio larger than 10<sup>3</sup> over 5000 s.

*Index Terms*— Organic field-effect transistor memory, molecular floating-gate, successive solution processing.

## I. INTRODUCTION

**F**LOATING-GATE organic field-effect transistor nonvolatile memory (FG-OFET-NVM) has attracted great interest and is considered a promising candidate for nextgeneration organic flash memory due to its simple device structure of a single-transistor, nondestructive read-out, compatibility with complementary logic circuits and their potential application as flexible or stretchable charge storage media [1], [2]. The memory mechanism is attributed to the charge trapping and de-trapping in/from the floating-gate at the supplied programming and erasing voltages ( $V_P$ and  $V_E$ ), respectively. Many efforts have been taken on

Manuscript received February 2, 2017; accepted March 6, 2017. Date of publication March 8, 2017; date of current version April 24, 2017. This work was supported in part by the National Natural Science Foundation of China under Grant 61177028 and in part by the Natural Science Foundation of Jilin Province in China under Grant 20160101256JC. The review of this letter was arranged by Editor A. V. Y. Thean. (*Corresponding author: Wei Wang.*)

C. Wu is with the State Key Laboratory of Integrated Optoelectronics, College of Electronic Science and Engineering, Jilin University, Changchun 130012, China, and also with the School of Electric and Information Engineer, Zhongyuan University of Technology, Zhengzhou 450007, China.

W. Wang and J. Song are with the State Key Laboratory of Integrated Optoelectronics, College of Electronic Science and Engineering, Jilin University, Changchun 130012, China (e-mail: wwei99@jlu.edu.cn).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2017.2679718

the development of the materials and the microstructures of the floating-gates to achieve stable and reliable nonvolatile memory characteristics, such as various metal nanoparticles [2]–[12], polymer nanoparticles [13], and molecular semiconductors [14]–[16]. The core architecture of a standard FG-OFET-NVM consists of a semiconductor layer, tunneling layer, floating-gate layer, and blocking layer in addition to three terminal electrodes. In most of the previously reported FG-OFET-NVMs, at least one layer from the four-layer stacked core architecture, such as the floating-gate layer [2]–[4] or the organic semiconductor layer [5]–[16], was prepared by vacuum thermal evaporation to avoid damaging the underlying film. Vacuum thermal evaporation is a technique with high energy consumption and is therefore undesirable for the continuous processing and the large area and low-cost fabrication of memories. On the other hand, the top-gate configuration is more desirable than the bottom-gate configuration in FG-OFET-NVMs, because the auto-encapsulation of air-sensitive organic semiconductors by the overlaid gate insulator and gate electrode improves the device-operating stability [2]-[4], [17]. To date, there have been very few reports of top-gate FG-OFET-NVMs containing the entire four-layer stacked core architecture that was fabricated using exclusively solution-processing technique [18].

In this letter, we propose and prepare the floatinggate layer by employing both the molecular semiconductor 6,13-bis(triisopropylsilylethynyl)pentacene (TIPS-Pen) and the polystyrene (PS) based on previous work that utilized both materials dissolved in the same solvent to prepare an organic field-effect transistor (OFET) by taking advantage of the resulting phase-separation with spin-coating [19]. Additionally, we fabricate a top-gate FG-OFET-NVM, of which the four-layer core architecture is processed by a successive spincoating method. As a result, an excellent FG-OFET-NVM is achieved, with a large memory window of 26 V, a desired reading voltage of 0 V, reliable programming/erasing (P/E) switching endurance more than 500 cycles, and very stable charge storage retention capability with a memory on/off ratio larger than  $10^3$  over 5000 s.

# **II. DEVICE STRUCTURE AND FABRICATION**

Figure 1 shows the three-dimensional (3D) structure of our FG-OFET-NVM and the chemical structures of the materials

0741-3106 © 2017 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Three-dimensional structure schematic of the present FG-OFET-NVM and the chemical structures of the materials used in the core architecture.

used in each layer. Au film (30 nm) was thermally evaporated on the surface of a 300-nm thick SiO<sub>2</sub> insulator coated Si substrate as source/drain electrodes through a shadow mask. The channel length (L) and width (W) were 100 and 1000  $\mu$ m, respectively. A 50-nm thick polymer poly{[N,N'bis(2- octyldodecyl)-naphthalene-1,4,5,8-bis(dicarboximide)-2,6-diyl]-alt-5,5'-(2,2'-bithiophene) [P(NDI2OD-T2)] was spin- coated from a toluene solution onto the source/drain electrodes to serve as the semiconductor layer. A 35-nm thick poly(methyl methacrylate) (PMMA) tunneling layer was subsequently spin-coated onto the P(NDI2OD-T2) film from a butyl acetate (BA) solution at a concentration of 0.5 wt%. 50-nm thick floating-gate layers, consisting of polymer PS and TIPS-Pen at different mass proportions of 9:1, 7:3, 5:5, and 3:7, were then spin-coated onto the PMMA tunneling layer from their blend solution in chlorobenzene with a concentration of 1 wt%. Next, a 330-nm thick PMMA blocking layer was spin-coated onto the floating-gate layer from its 2-ethoxyethanol (2E) solution with a concentration of 5 wt%. Upon sequential preparation of each layer, post-thermal annealing was employed to remove the residual solvents at 100° C. The annealing time was of 10, 10, 10, and 120 min, respectively. 100-nm thick Al gate electrodes were thermally deposited on the surface of the PMMA blocking layer through a shadow mask. The devices were patterned by oxygen plasma etching to finish the fabrication, with the Al gate electrodes as the shadow mask. The fabricated memories were characterized with a semiconductor parameter analyzer (Keithely 4200 SCS) in the ambient atmosphere at room temperature. The thicknesses of all of the films were measured using a Dektak 6 Surface Profiler. The surface morphologies of the semiconductor layer, the tunneling layer, and the floatinggate layer were investigated by a tapping-mode atomic force microscopy (AFM) (Dimension Icon, Bruker Co.).

#### **III. RESULTS AND DISCUSSION**

The morphologies of the spin-coated semiconductor layer, tunneling layer, and floating-gate layers are investigated by AFM measurement. Both the semiconductor layer and the PMMA tunneling layer exhibited uniform



Fig. 2. (a) Transfer characteristics of the FG-OFET-NVMs with different ratios of PS to TIPS-Pen in the floating-gate layers. (b) Both  $\Delta V_{on}$  and memory on/off ratio as functions of the ratio of PS to TIPS-Pen in the floating-gate layers.

and smooth surface morphologies. During the spin-coating of the blend solution consisting of PS and TIPS-Pen, phase-separation occurred, resulting in separated TIPS-Pen microdomains uniformly distributed in the PS matrix, in the case of the low composition of TIPS-Pen. In contrast, phase inversion occurred when the proportion of TIPS-Pen further increased to 50%, which resulted in that many PS microdomains embedded in the TIPS-Pen matrix. The surface roughness of these floating layers increased with the increasing proportion of TIPS-Pen, due to its obvious aggregation.

In the floating-gate layers, TIPS-Pen microdomains act as the charge-trapping sites while dielectric PS is employed to avoid the lateral tunneling of the trapped charges among the TIPS-Pen microdomains. It is noted that the orthogonal solvents (BA and 2E) were used to avoid damaging the morphology and microstructure of the underlying films during the spin-coating of the subsequent layers [17]. The impact of spin-coating the floating-gate layer on the PMMA tunneling layer was negligible, as demonstrated by good memory performances and the relevant experiment that the spin-coated 40-nm thick PMMA film on the Si/SiO<sub>2</sub> substrate could maintain smooth and free pin-hole morphology after quickly spin-coating pure chlorobenzene solvent on its surface. As for our present FG-OFET-NVM, employing full solution processing to build its four-layer stacked core architecture provides prominent merits in terms of low-cost, low-temperature, and successive fabrication when compared with other previous works [2]-[16].

Figure 2a shows the linear transfer characteristics of our FG-OFET-NVMs with different proportions of TIPS-Pen in the floating-gate layers. For all devices, ambipolar charge-transport characteristics were obtained in all devices with a strong electron mobility of about 0.1 cm<sup>2</sup>/Vs and a weak hole mobility of  $10^{-4} \sim 10^{-3}$  cm<sup>2</sup>/Vs in the linear range, independent of the proportion of TIPS-Pen. The memory window ( $\Delta V_{on}$ ) is defined as the difference of the turn-on voltages ( $V_{on}$ ) after P/E operations. Here,  $V_{on}$  was defined as the  $V_{GS}$  where the  $I_{DS}$  increased to 1.0 nA. Both the  $\Delta V_{on}$  and the memory on/off ratio obviously depended on the proportion of TIPS-Pen microdomain density in the floating-gate. The largest  $\Delta V_T$  and highest



Fig. 3. (a) Transfer characteristics of the optimal FE-OFET-NVM operating at different bidirectional  $V_{GS}$  sweeping ranges. (b) The transfer characteristics of the FE-OFET-NVM after P/E operations. Record of  $V_{on}$  at both 1 and 0 states (c) of 500 cycles for switching behavior, and (d) as the function of P/E pulse time in the optimal FG-OFET-NVM. (e) The nonvolatile characteristics of the optimal FE-OFET-NVM.

memory on/off ratio were simultaneously achieved in the FE-OFET-NVM with a floating-gate consisting of PS: TIPS-Pen at 7:3, which was considered to be the optimal device.

Figure 3 shows the transfer characteristics of an optimal FE-OFET-NVM operating in different gate-source voltage  $(V_{GS})$  sweeping ranges. The clockwise hysteresis loop enlarged in bi-direction with the increasing  $V_{GS}$  from  $\pm 40$ to  $\pm 60$  V, indicating that either electrons or holes could be injected and trapped in TIPS-Pen from the P(NDI2OD-T2) at the supplied positive or negative  $V_{GS}$ , respectively. By supplying a  $V_P$  pulse of -60 V for 5 ms, the transfer curve was negatively shifted with a  $V_{on}$  of -12.5 V (denoted as 1 state), due to holes injecting and trapping in the floatinggate from the channel (Fig. 3b). At the supplied  $V_E$  pulse of 60 V for 5 ms, electrons were injected into the floating-gate from the channel, which overwrote the previous trapped holes in the floating-gate. The trapped electrons in the floating-gate induced a built-in electric field, which resulted in a positiveshifted transfer curve with a Von of 14.2 V (denoted as 0 state), as shown in Fig. 3b. As a result, a large  $\Delta V_{on}$  of 26.7 V was achieved at the  $V_P/V_E$  of  $\pm 60$ . Thanks to the sufficiently large negative and positive  $V_{on}$  at the 1 and 0 states, respectively, the reading voltage ( $V_R = V_{GS}$ ) could be set as 0 V, which is a desired value for the lowest power consumption and the minimal external influence on the reading state. At  $V_R$  of 0 V, the achieved memory on/off ratio was larger than 3500. At the supplied circular P/E operations, the  $V_{on}$  of our memory switched well between the 1 and 0 states, and maintained well with a slight fluctuation over 500 switching cycles, indicating good operating reliability (Fig. 3c).

In another fresh memory with an optimal composition, the extracted  $V_{on}$  at both the 1 and 0 states slightly changed with the increasing P/E pulse time from 5 ms to 1 s (Fig. 3d), indicating that the P/E pulse time of 5 ms was enough for the P/E operations, i.e., our memory possessed the capability to be quickly programmed and erased. Figure 3e shows the measured nonvolatile properties in our floating-gate memory. After supplying a  $V_P/V_E$  of  $\pm 60$  V, the reading current ( $I_{DS-1}$  and  $I_{DS-0}$ ) at the 1 and 0 states were measured as a function of time at the reading state of  $V_R = 0$  V and  $V_{DS} = 10$  V. During the measuring time of 5000 s,  $I_{DS-1}$  degraded slightly, while the  $I_{DS-0}$  was almost unchanged. The memory on/off ratio was always larger than  $10^3$  during the measuring time of 5000 s, indicating a promising application of our fabricated floating-gate transistor as a nonvolatile memory.

## **IV. CONCLUSION**

In summary, we have developed an FG-OFET-NVM by a full solution processed method to build its four-layer stacked core architecture. With an optimal floating-gate consisting of PS versus TIPS-Pen at 7:3, a high-performance FG-OFET-NVM was achieved, with a large memory window of 26 V, a desired  $V_R$  of 0 V, reliable P/E switching endurance of more than 500 cycles, and stable charge storage-retention capability with the memory on/off ratio larger than  $10^3$  over 5000 s.

### REFERENCES

- J.-S. Lee, "Progress in non-volatile memory devices based on nanostructured materials and nanofabrication," *J. Mater. Chem.*, vol. 21, no. 37, pp. 14097–14112, May 2011, doi: 10.1039/c1jm11050k.
- [2] J. Li and F. Yan, "Solution-processable low-voltage and flexible floatinggate memories based on an n-type polymer semiconductor and high-*k* polymer gate dielectrics," ACS Appl. Mater. Interfaces, vol. 6, no. 15, pp. 12815–12820, Jul. 2014, doi: 10.1021/am5028007.
- [3] M. Kang, K.-J. Baeg, D. Khim, Y.-Y. Noh, and D.-Y. Kim, "Printed, flexible, organic nano-floating-gate memory: Effects of metal nanoparticles and blocking dielectrics on memory characteristics," *Adv. Funct. Mater.*, vol. 23, no. 28, pp. 3503–3512, Jul. 2013, doi: 10.1002/adfm.201203417.
- [4] M. Kang, D. Khim, W.-T. Park, J. Kim, J. Kim, Y.-Y. Noh, K.-J. Baeg, and D.-Y. Kim, "Synergistic high charge-storage capacity for multi-level flexible organic flash memory," *Sci. Rep.*, vol. 5, p. 12299, Jul. 2015, doi: 10.1038/srep12299.
- [5] M. Kaltenbrunner, P. Stadler, R. Schwödiauer, A. W. Hassel, N. S. Sariciftci, and S. Bauer, "Anodized aluminum oxide thin films for room-temperature-processed, flexible, low-voltage organic non-volatile memory elements with excellent charge retention," *Adv. Mater.*, vol. 23, pp. 4892–4896, Nov. 2011.
- [6] W. Wang and D. Ma, "Organic floating-gate transistor memory based on the structure of pentacene/nanoparticle-Al/Al<sub>2</sub>O<sub>3</sub>," *Appl. Phys. Lett.*, vol. 96, p. 203304, May 2010, doi: 10.1063/1.3432667.
- [7] J. Han, W. Wang, J. Ying, and W. Xie, "Ambipolar organic thin-film transistor-based nano-floating-gate nonvolatile memory," *Appl. Phys. Lett.*, vol. 104, p. 013302, Jan. 2014, doi: 10.1063/1.4860990.
- [8] S. M. Wang, C. W. Leung, and P. K. L. Chan, "Nonvolatile organic transistor-memory devices using various thicknesses of silver nanoparticle layers," *Appl. Phys. Lett.*, vol. 97, p. 023511, Jul. 2010, doi: 10.1063/1.3462949.
- [9] C.-M. Chen, C.-M. Liu, K.-H. Wei, U.-S. Jeng, and C.-H. Su, "Non-volatile organic field-effect transistor memory comprising sequestered metal nanoparticles in a diblock copolymer film," *J. Mater. Chem.*, vol. 22, no. 2, pp. 454–461, Jan. 2012, doi: 10.1039/c1jm13936c.
- [10] S.-J. Kim and J.-S. Lee, "Flexible organic transistor memory devices," Nano Lett., vol. 10, no. 8, pp. 2884–2890, Jun. 2010.
- [11] J. Lee, S. Lee, M. H. Lee, and M. S. Kang, "Quasi-unipolar pentacene films embedded with fullerene for non-volatile organic transistor memories," *Appl. Phys. Lett.*, vol. 106, p. 063302, Feb. 2015, doi: 10.1063/1.4908187.

- [12] C.-W. Tseng, D.-C. Huang, and Y.-T. Tao, "Azobenzene-functionalized gold nanoparticles as hybrid double-floating-gate in pentacene thin-film transistors/memories with enhanced response, retention, and memory windows," ACS Appl. Mater. Inter., vol. 5, no. 19, pp. 9528–9536, Sep. 2013, doi: 10.1021/am4023253.
- [13] C.-C. Shih, Y.-C. Chiu, W.-Y. Lee, J.-Y. Chen, and W.-C. Chen, "Conjugated polymer nanoparticles as nano floating gate electrets for high performance nonvolatile organic transistor memory devices," *Adv. Funct. Mater.*, vol. 25, no. 10, pp. 1511–1519, Mar. 2015, doi: 10.1002/adfm.201404329.
- [14] Y. Zhou, S.-T. Han, Y. Yan, L.-B. Huang, L. Zhou, J. Huang, and V. A. L. Roy, "Solution processed molecular floating-gate for flexible flash memories," *Sci. Rep.*, vol. 3, p. 3093, Oct. 2013, doi: 10.1038/srep03093.
- [15] Y.-C. Chiu, T.-Y. Chen, Y. Chen, T. Satoh, T. Kakuchi, and W.-C. Chen, "High-performance nonvolatile organic transistor memory devices using the electrets of semiconducting blends," *ACS Appl. Mater. Inter.*, vol. 6, no. 15, pp. 12780–12788, Jul. 2014, doi: 10.1021/am502732d.

- [16] H.-C. Chang, C. Lu, C.-L. Liu, and W.-C. Chen, "Single-crystal C<sub>6</sub>0 needle/CuPc nanoparticle double floating-gate for low-voltage organic transistors based non-volatile memory devices," *Adv. Mater.*, vol. 27, no. 1, pp. 27–33, Jan. 2015, doi: 10.1002/adma.201403771.
- [17] W. Wang, S. K. Hwang, K. L. Kim, J. H. Lee, S. M. Cho, and C. Park, "Highly reliable top-gated thin-film transistor memory with semiconducting, tunneling, charge-trapping, and blocking layers all of flexible polymers," ACS Appl. Mater. Inter., vol. 7, no. 20, pp. 10957–10965, May 2015, doi: 10.1021/acsami.5b02213.
- [18] M. Kang, Y.-A. Kim, J.-M. Yun, D. Khim, J. Kim, Y.-Y. Noh, K.-J. Baeg, and D.-Y. Kim, "Stable charge storing in two-dimensional MoS<sub>2</sub> nanoflake floating gates for multilevel organic flash memory," *Nanosc.*, vol. 6, no. 21, pp. 12315–12323, Aug. 2014, doi: 10.1039/c4nr03448a.
- [19] L. Feng, W. Tang, X. Xu, Q. Cui, and X. Guo, "Ultralow-voltage solution-processed organic transistors with small gate dielectric capacitance," *IEEE Electron Device Lett.*, vol. 34, no. 1, pp. 129–131, Jan. 2013.